Intel® E7205 Chipset Memory Controller Hub (MCH)

Specification Update

December 2002

Notice: The Intel® E7205 chipset MCH may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in this Specification Update.

Document Number: 251938-002
## Contents

Revision History ...................................................................................................................4  
Preface .................................................................................................................................5  
Errata ...................................................................................................................................9  
Specification Changes .......................................................................................................11  
Specification Clarifications .................................................................................................13  
Documentation Changes ...................................................................................................15
## Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>-001</td>
<td>Initial Release</td>
<td>November 2002</td>
</tr>
<tr>
<td>-002</td>
<td>Updated Errata E1 &amp; E2.</td>
<td>December 2002</td>
</tr>
</tbody>
</table>
Preface

This document is an update to the specifications contained in the documents listed in the following Affected Documents/Related Documents table. It is a compilation of device and document errata and specification clarifications and changes, and is intended for hardware system manufacturers and for software developers of applications, operating system, and tools.

Information types defined in the Nomenclature section of this document are consolidated into this update document and are no longer published in other documents. This document may also contain information that has not been previously published.

Affected Documents/Related Documents

<table>
<thead>
<tr>
<th>Document Title</th>
<th>Document Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intel® E7205 Chipset Memory Controller Hub (MCH) Datasheet</td>
<td>251937-001</td>
</tr>
</tbody>
</table>

Nomenclature

**Specification Changes** are modifications to the current published specifications. These changes will be incorporated in the next release of the specifications.

**Errata** are design defects or errors. Errata may cause the behavior of the Intel® E7205 chipset MCH to deviate from published specifications. Hardware and software designed to be used with any given stepping must assume that all errata documented for that stepping are present on all devices.

**Specification Clarifications** describe a specification in greater detail or further highlight a specification’s impact to a complex design situation. These clarifications will be incorporated in the next release of the specifications.

**Documentation Changes** include typos, errors, or omissions from the current published specifications. These changes will be incorporated in the next release of the specifications.
Component Identification via Programming Interface

The Intel® E7205 chipset MCH stepping can be identified by the following register contents:

<table>
<thead>
<tr>
<th>Stepping</th>
<th>Vendor ID(^1)</th>
<th>Device ID(^2)</th>
<th>Revision Number(^3)</th>
</tr>
</thead>
<tbody>
<tr>
<td>B0</td>
<td>8086h</td>
<td>255Dh</td>
<td>03h</td>
</tr>
</tbody>
</table>

NOTES:
1. The Vendor ID corresponds to bits 15:0 of the Vendor ID Register located at offset 00–01h in the PCI function 0 configuration space.
2. The Device ID corresponds to bits 15:0 of the Device ID Register located at offset 02–03h in the PCI function 0 configuration space.
3. The Revision Number corresponds to bits 7:0 of the Revision ID Register located at offset 08h in the PCI function 0 configuration space.

Component Marking Information

The Intel® E7205 chipset MCH may be identified by the following component markings:

<table>
<thead>
<tr>
<th>Stepping</th>
<th>S-Spec</th>
<th>Top Marking</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>B0</td>
<td>SL65P</td>
<td>RGE7205MC</td>
<td></td>
</tr>
</tbody>
</table>
## Summary Tables of Changes

The following table indicates the Specification Changes, Errata, Specification Clarifications or Documentation Changes, which apply to the listed Intel® E7205 chipset MCH steppings. Intel intends to fix some of the errata in a future stepping of the component, and to account for the other outstanding issues through documentation or Specification Changes as noted. This table uses the following notations:

### Codes Used in Summary Table

- **X**: Erratum, Specification Change or Clarification that applies to this stepping.
- **Doc**: Document change or update that will be implemented.
- **PlanFix**: This erratum may be fixed in a future stepping of the product.
- **Fixed**: This erratum has been previously fixed.
- **NoFix**: There are no plans to fix this erratum.
- (No mark) or (Blank Box): This erratum is fixed in listed stepping or specification change does not apply to listed stepping.

<table>
<thead>
<tr>
<th>Number</th>
<th>B0</th>
<th>Plans</th>
<th>ERRATA</th>
<th>SPECIFICATION CHANGES</th>
<th>SPECIFICATION CLARIFICATIONS</th>
<th>DOCUMENTATION CHANGES</th>
</tr>
</thead>
<tbody>
<tr>
<td>E1</td>
<td>X</td>
<td>NoFix</td>
<td>tVAL(min) Timing Is Not Meeting AGP 3.0 Specification</td>
<td>There are no Specification Changes in this Specification Update revision.</td>
<td>There are no Specification Clarifications in this Specification Update revision.</td>
<td>There are no Documentation Changes in this Specification Update revision.</td>
</tr>
</tbody>
</table>
This page is intentionally left blank.
Errata

1. **tVAL(min) Timing Is Not Meeting AGP 3.0 Specification**
   - **Problem:** During simulation studies, it was determined that the AGP signals were not meeting the tVAL(min) of 1ns.
   - **Implication:** AGP interface is susceptible to latching invalid data.
   - **Workaround:** Minimum trace lengths for the AGP common clock and source synchronous signals have increased to offset this timing violation. Refer to latest platform design guide.
   - **Status:** No fix planned for this erratum. Issue resolved by board workaround.

2. **AGP Prefetch Cache Must Be Disabled**
   - **Problem:** System hangs can occur during AGP transactions when the AGP Prefetcher is enabled.
   - **Implication:** System hang.
   - **Workaround:** Disable AGP Prefetch Cache by clearing bit 0 of AGP Miscellaneous Register (Device 1 Function 0 Offset A0-A3h).
   - **Status:** No fix planned for this erratum. System performance is not affected by this erratum.
This page is intentionally left blank.
Specification Changes

There are no Specification Changes in this Specification Update revision.
This page is intentionally left blank.
There are no specification clarifications in this Specification Update revision.
This page is intentionally left blank.
Documentation Changes

There are no Documentation Changes in this Specification Update revision.