Article ID: 000076022 Content Type: Troubleshooting Last Reviewed: 11/24/2013

VCS generates this warning when doing a functional simulation of the DDR, DDR2 and DDR3 SDRAM High Performance Controller II IP. This warning appears because the code is connecting a 1-bit LSB of a 4 bit bus to a 2-bit input

Environment

BUILT IN - ARTICLE INTRO SECOND COMPONENT
Description

VCS generates this warning when doing a functional simulation of the DDR, DDR2 and DDR3 SDRAM High Performance Controller II IP.

 

This warning appears because the code is connecting a 1-bit LSB of a 4 bit bus to a 2-bit input, so bit 2 of the clk_reset scan_din input is undriven.  The leveled sequencer does not use scan chains on mem_clks and this doesn't matter for a non-levelled design (i.e, DDR2) since it doesn't use the scan chains either. Hence this message can be safely ignored. 

 

Warning-[PCWM-W] Port connection width mismatch &ltpath_name>/SdramController_PLL_Master_phy_alt_mem_phy.v, 1395"clk". The following 1-bit expression is connected to 2-bit port "scan_din" of module "SdramController_PLL_Master_phy_alt_mem_phy_clk_reset", instance "clk" Expression: scan_din[0] use lint=PCWM for more details

Related Products

This article applies to 3 products

Stratix® IV GX FPGA
Stratix® IV GT FPGA
Stratix® IV E FPGA