Article ID: 000076566 Content Type: Error Messages Last Reviewed: 08/07/2023

Internal Error: Sub-system: HSSI, File: /quartus/periph/hssi/hssi_logical_physical_mapping.cpp, Line: 563

Environment

  • Quartus® II Subscription Edition
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT
    Description

    Due to a problem in the Quartus® II software version 12.1 and later, you might see this internal error if you have multiple inputs of  the rx_cdr_refclk port on the Stratix® V Native PHY connected to the same refclk pin.
    For example, this error might occur if ports rx_cdr_refclk(0) and rx_cdr_refclk(1) are both connected to pin refclk1.

    Resolution

    To avoid this problem, connect each clock input of the CDR PLL to its own refclk pin.

    This problem is fixed starting with the Quartus® II software version 13.0.

     

    Related Products

    This article applies to 4 products

    Stratix® V E FPGA
    Stratix® V GS FPGA
    Stratix® V GX FPGA
    Stratix® V GT FPGA