Article ID: 000078074 Content Type: Product Information & Documentation Last Reviewed: 12/18/2015

How can I generate IBIS models for Arria 10 or MAX 10 JTAG pins?

Environment

BUILT IN - ARTICLE INTRO SECOND COMPONENT
Description

You can generate IBIS models for Arria® 10 device or MAX® 10 device  JTAG pins in the Quartus® Prime software version 15.0 and later.

Resolution

To generate IBIS models for Arria 10 device or MAX 10 device JTAG pins directly from the Quartus Prime software, do the following :
1. Ensure your EDA Tool Settings are correctly enabled to generate IBIS files
Settings > EDA Tool Settings > Board-Level > Board-level Signal Integrity Analysis Format: IBIS

2. Include a JTAG IP in your design (e.g. Altera Soft Core JTAG I/O IP).

3. Run compilation and you will see the IBIS file in the directory below:

<design_top_directory>/board/ibis/<design_top.ibs>.

This file will contain models for the JTAG pins.

Related Products

This article applies to 4 products

Intel® Arria® 10 GT FPGA
Intel® Arria® 10 GX FPGA
Intel® Arria® 10 SX SoC FPGA
Intel® MAX® 10 FPGAs