Intel® Stratix® 10 DX Device Errata

ID 683249
Date 11/01/2022
Public
Document Table of Contents

4. Document Revision History for Intel® Stratix® 10 DX Device Errata

Document Version Changes
2022.11.01 Updated the Description for Unsuccessful TX Equalization
2022.07.21 Added a new erratum: Write Data Can Appear at an AXI Interface before the Write Address, which can Cause a Deadlock Condition
2022.01.14
  • Added the following errata:
    • M20K Simple Quad-Port Mode Support
    • Warm Reset or PERST Assertion Clears the Sticky Registers
  • Updated the status for: PCIe CV and PTC Tests in the PCI-SIG Compliance Test Suite may Fail.
2021.06.02 Added the following errata:
  • Unsuccessful TX Equalization
  • Link Does Not Degrade With Corrupt Lanes
2020.12.23 Erratum: Register Implementation while using the Multi-function and SR-IOV Features is divided into the following two sections:
  • Register Implementation while using the SR-IOV Feature
  • Register Implementation while using the Multi-function Feature
2020.11.16
  • Added a new erratum: HPS Stops on the First Read Request to SDRAM.
  • Added a new section: Arm* Cortex-A53 MPCore* and CoreSight* Errata.
2020.05.06 Corrected the offset value for PCIe* ATS control register in Register Implementation while using the Multi-function and SR-IOV Features.
2020.04.08 Removed the following erratum:
  • Lecroy LTSSM Arc Test may fail
  • Access Control Service Support for Root Port
2020.02.05 Initial release.