E-Tile Hard IP for Ethernet Release Notes

ID 683582
Date 4/29/2024
Public
Document Table of Contents

2.14. E-Tile Hard IP for Ethernet Intel® FPGA IP v18.1

Table 16.  v18.1 September 2018
Description Impact
Added support for 10GE/25GE with optional Reed-Solomon Forward Error Correction (RS-FEC) with Auto-Negotiation and Link Training variant up to 4 channels.
Added support for Auto-Negotiation and Link Training with the following features:
  • Optional RSFEC request during Auto-Negotiation
  • Option to advertise copper cable (CR) or backplane (KR) capability
  • Option to select default lane to perform Auto-Negotiation
  • Option to advertise both 10GE and 25GE capability during Auto-Negotiation
  • Option to enable symmetric and asymmetric pauses as defined in Annex 28B of Section 2 of IEEE Std 802.3–2015
Added support of the following variants for 10GE/25GE:
  • PCS Only
  • Optical Transport Network (OTN)
  • Flexible Ethernet
Added Precision Timestamp Protocol (PTP) for 10GE variant.
Added 156.250000 MHz PHY Reference Frequency support for 10GE/25GE.
Added the following PHY Reference Frequency support for 100GE:
  • 322.265625 MHz
  • 312.500000 MHz
  • 644.531250 MHz
Added support for RS-FEC (544,514) coding for 100GE MAC + PCS, PCS only, OTN, and FlexE variants.
Added simulation and hardware design examples for the following variants:
  • 10GE/25GE/100GE MAC + PCS with optional RS-FEC and PTP
  • 10GE/25GE PCS with optional RS-FEC and PTP
  • 10GE/25GE OTN with optional RS-FEC and PTP
  • 10GE/25GE FlexE with optional RS-FEC and PTP
  • 100GE PCS with optional RS-FEC
  • 100GE OTN with optional RSF-FEC
  • 100GE FlexE with optional RS-FEC
When there are multiple E-Tile for Hard IP Ethernet IP cores with different configurations instantiated in a project, the design may compile incorrectly or may cause fitter error.

You can see compilation warning where settings for modules with the same name are overwritten during Quartus project compilation and design simulation compilation. This may also affect the design functionality in simulation and hardware.

For more information, refer to Warning (16817): Verilog HDL waring at alt_etipc3_nphy_elane.v (12698)

Fitter is unable to place transceivers correctly when more than 1 channel of 10GE/25GE with PTP and RSFEC enabled, due to incorrect channel restrictions.

You can see observed fitter error during compilation. For more information, refer to Why do I get fitter errors when compiling a design with multiple instances of the Intel Stratix 10 E-tile Hard IP for Ethernet Intel FPGA IP, where PTP and RSFEC options have been enabled?.

For 100GE PCS+(528,514)RSFEC and 100GE PCS+(544,514)RSFEC variant, there is no signal to indicate local fault condition in the IP core.

The IP core is not able to detect local fault condition on RX PCS datapath.

For more information, refer to How do I tell the difference between a local fault condition and valid RX data when using the Intel® Stratix® 10 E-tile Hard IP for Ethernet Intel® FPGA IP configured in PCS+FEC status without the MAC .