AN 835: PAM4 Signaling Fundamentals

ID 683852
Date 3/12/2019
Public
Document Table of Contents

1.3.3. LR (Long Reach) - Chip to Chip Across a Backplane/Midplane or a Cable

Figure 8. LR Interconnect

This interface communicates between two cards across a backplane or midplane within a chassis and is less than 1 meter with up to two connectors. KP-FEC may be a requirement to meet the BER.

Table 2.  Summary of CEI 56G Different Reaches and Distances
Parameter Ultra Short Reach (USR) Extra Short Reach (XSR) VSR MR LR
Reach 2.5D/3D Chip- to-optics Engine Chip- to-module Chip-to-chip Chip-to-chip over a backplane
Data Rate (Gbps) 19.6-58 39.2-58 39.2-58 36-58 36-58
BER (pre-FEC) 1E-15 1E-15 1E-6 1E-6 1E-4
Distance 10 mm (~0.4") 50 mm (~2") 150 mm (~6") 500 mm (~20") 1000 mm (~40")
Interconnect MCM PCB+0 connector PCB+1 connector PCB+1 connector PCB+2 connectors
Insertion Loss (dB) 2@28 GHz (NRZ) 4@14 GHz (PAM4) 10@14 GHz (PAM4) 20@14 GHz (PAM4) 30@14 GHz (PAM4)
Modulation NRZ PAM4 or NRZ PAM4 or NRZ PAM4 or NRZ PAM4 or ENRZ
FEC No No Yes/No Yes/No Yes/No
Table 3.  Summary of Ethernet 50G/Lane Standards
Reach 400GBE (802.3bs) 200GBE (802.3bs, .cd) 100GBE (802.3cd) 50GBE (802.3cd)
Chip-to-chip (C2C) and Chip-to-module (C2M) 400GAUI-8 200GAUI-4
Backplane (BP) 200GBASE-KR4 100GBASE-KR2 50GBASE-KR
Copper Cable (CC) 200GBASE-CR4 100GBASE-CR2 50GBASE-CR