Agilex™ 7 FPGAs and SoCs Device Data Sheet: F-Series and I-Series

ID 683301
Date 4/01/2024
Public
Document Table of Contents

P-Tile Transceiver Power Supply Recommended Operating Conditions

Table 9.  P-Tile Transceiver Power Supply Recommended Operating Conditions

The specifications below should be met at the board vias directly connected to the package power balls. Place the VR sense point in the FPGA pinfield (in the package shadow), as close as possible to the corresponding package power balls. For these rails, measure the output voltage at this remote sense location.

For specification status, see the Data Sheet Status table

Symbol Description Typical DC Level (V) Recommended DC Setpoint (% of Vnominal) Recommended VR Ripple (% of Vnominal) Recommended AC Transient (% of Vnominal) Maximum (DC Setpoint + Ripple + AC Transient) (% of Vnominal) Unit
VCCRT_GXP Transceiver power supply 0.9 ± 0.5% ± 2.5% ± 3% V
VCC_HSSI_GXP P-tile digital signal power supply 0.9 ± 0.5% ± 2.5% ± 3% V
VCCFUSE_GXP P-tile efuse power supply 0.9 ± 0.5% ± 2.5% ± 3% V
VCCCLK_GXP 16 P-tile I/O buffer power supply 1.8 ± 0.5% ± 0.5% ± 2% ± 3% V
VCCH_GXP 16 High voltage power for transceiver 1.8 ± 0.5% ± 0.5% ± 2% ± 3% V
16 Follow the more stringent tolerance range for the voltage rails connecting multiple power supplies.