Stratix® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683665
Date 10/18/2023
Public
Document Table of Contents

4.1.5.6. Clock Input Pin Connections to GCLK and RCLK Networks

Table 22.  Dedicated Clock Input Pin Connectivity to the GCLK Networks for Stratix® V Devices
Clock Resources CLK (p/n Pins)
GCLK[0,1,2,3] CLK[0,1,2,3,20,21,22,23]
GCLK[4,5,6,7] CLK[4,5,6,7]
GCLK[8,9,10,11] CLK[8,9,10,11,12,13,14,15]
GCLK[12,13,14,15] CLK[16,17,18,19]
Table 23.  Dedicated Clock Input Pin Connectivity to the RCLK Networks for Stratix® V DevicesA given clock input pin can drive two adjacent RCLK networks to create a dual-regional clock network.
Clock Resources CLK (p/n Pins)
RCLK[58,59,60,61,62,63,64,68,85,89] CLK[0]
RCLK[58,59,60,61,62,63,65,69,86,90] CLK[1]
RCLK[58,59,60,61,62,63,66,70,87,91] CLK[2]
RCLK[58,59,60,61,62,63,67,88] CLK[3]
RCLK[20,24,28,30,34,38] CLK[4]
RCLK[21,25,29,31,35,39] CLK[5]
RCLK[22,26,32,36] CLK[6]
RCLK[23,27,33,37] CLK[7]
RCLK[52,53,54,55,56,57,71,75,78,82] CLK[8]
RCLK[52,53,54,55,56,57,72,76,79,83] CLK[9]
RCLK[52,53,54,55,56,57,73,77,80,84] CLK[10]
RCLK[52,53,54,55,56,57,74,81] CLK[11]
RCLK[46,47,48,49,50,51,71,75,78,82] CLK[12]
RCLK[46,47,48,49,50,51,72,76,79,83] CLK[13]
RCLK[46,47,48,49,50,51,73,77,80,84] CLK[14]
RCLK[46,47,48,49,50,51,74,81] CLK[15]
RCLK[0,4,8,10,14,18] CLK[16]
RCLK[1,5,9,11,15,19] CLK[17]
RCLK[2,6,12,16] CLK[18]
RCLK[3,7,13,17] CLK[19]
RCLK[40,41,42,43,44,45,64,68,85,89] CLK[20]
RCLK[40,41,42,43,44,45,65,69,86,90] CLK[21]
RCLK[40,41,42,43,44,45,66,70,87,91] CLK[22]
RCLK[40,41,42,43,44,45,67,88] CLK[23]