Intel® Quartus® Prime Pro Edition User Guide: PCB Design Tools

ID 683768
Date 8/01/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.4.3.2. Generate Custom IBIS Models with the EDA Netlist Writer GUI for Intel® Stratix® 10 Devices, Intel® Arria® 10 Devices, and Intel® Cyclone® 10 GX Devices

If you create an FPGA design project and specify custom I/O assignments, you can use the Intel® Quartus® Prime EDA Netlist Writer GUI to generate custom IBIS models that accurately reflect your assignments for Intel® Stratix® 10 devices, Intel® Arria® 10 devices, and Intel® Cyclone® 10 GX devices.
Note: The EDA Netlist Writer GUI does not support generation of custom IBIS models for Intel Agilex® 7 devices. Instead, refer to Customizing IBIS Model Files for Intel Agilex® 7 Devices.

Before generating the custom IBIS model, you specify I/O constraints to define things like drive strength, enabling of clamping diodes for ESD protection, and other settings. The custom IBIS models that EDA Netlist Writer generates then reflect the I/O assignments.

To generate custom IBIS models with the EDA Netlist Writer GUI for Intel® Stratix® 10 devices, Intel® Arria® 10 devices, and Intel® Cyclone® 10 GX devices, follow these steps:

  1. To specify the format, version, and output location of the generated model files, click Assignments > Settings > EDA Tool Settings.
  2. Under Board Level signal integrity analysis, specify IBIS for the Format, the supported IBIS version that you want, and the location of the Output directory for the generated files.
  3. Click Assignments > Device. In the Device dialog box, click the Device and Pin Options button and review I/O settings, including the following:
    • If the Enable Advanced I/O Timing option is disabled, the .ibs files that generate are based on the load value setting for each I/O standard on the Capacitive Loading page of the Device and Pin Options dialog box in the Device dialog box.
    • If the Enable Advanced I/O Timing option turned on, the IBIS models that generate use an effective capacitive load based on settings found in the board trace model on the Board Trace Model page in the Device and Pin Options dialog box or the Board Trace Model view in the Pin Planner.
    • The effective capacitive load is based on the sum of the Near capacitance, Transmission line distributed capacitance, and the Far capacitance settings in the board trace model. Resistance values and transmission line inductance values are ignored.
  4. To run the EDA Netlist Writer to generate the custom IBIS model files, click Processing > Start > Start EDA Netlist Writer.
Note: If you make any changes from the default load settings, the Intel® Quartus® Prime software cannot safely add the delay in the generated IBIS model to the tCO measurement to account for the double counting problem. This is because the load values between the two delay measurements do not match. When this occurs, the Intel® Quartus® Prime software displays warning messages about the load value mismatch when you run the EDA Netlist Writer.
Figure 3. Board Level Signal Integrity Analysis Settings