Intel® MAX® 10 FPGA Device Architecture

ID 683105
Date 10/31/2022
Public
Document Table of Contents

1.4.3. PLL Block and Locations

The main purpose of a PLL is to synchronize the phase and frequency of the voltage-controlled oscillator (VCO) to an input reference clock.
Figure 12.  Intel® MAX® 10 PLL High-Level Block DiagramEach clock source can come from any of the two or four clock pins located on the same side of the device as the PLL.

The following figures show the physical locations of the PLLs. Every index represents one PLL in the device. The physical locations of the PLLs correspond to the coordinates in the Intel® Quartus® Prime Chip Planner.

Figure 13. PLL Locations for 10M02 Device
Figure 14. PLL Locations for 10M04 and 10M08 Devices
Figure 15. PLL Locations for 10M16, 10M25, 10M40 and 10M50 Devices